# TASK 3

MAHMOUD GALAL

## WHAT ARE MEMORY TYPES?

• 1) Volatile

2) Nonvolatile

3) Hybrid

• Volatile: RAM (Random Access Memory) Read and Write

| SRAM                                                         | DRAM                                                              |
|--------------------------------------------------------------|-------------------------------------------------------------------|
| • Static Ram                                                 | Dynamic Ram                                                       |
| Based on transistors and the basic element in it is flipflop | <ul> <li>Based on capacitor and simple</li> <li>MOSEFT</li> </ul> |
| • Faster than DRAM                                           | <ul> <li>Needed to refreshment circuit</li> </ul>                 |
| • High cost per bit                                          | <ul> <li>Low cost per bit and simple HW</li> </ul>                |
| Don't need to refreshment circuit                            | • Can use it in high density                                      |

### **NONVOLATILE**

• ROM: (Read Only Memory) and called also program memory slower than RAM and the has a large access time and based on floating gate MOSFET (FGM)

| Mask programable ROM                                                                                                             | PROM                                                                                                                      | EPROM                                                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>OTP (one time program)</li> <li>Used in factories in simple program such as toys</li> <li>Used in BIOS chips</li> </ul> | <ul> <li>OTP (one time program)</li> <li>But programable by user for one time</li> <li>Used in simple projects</li> </ul> | <ul> <li>Erasable programable</li> <li>Saved data for long time</li> <li>But has disadvantages it's effect by noise and radiation due to destroy and corruption data</li> </ul> |

## **HYBRID**

• **Hybrid**: is mixed of advantages of RAM and ROM and it's read and write memory

| EEPROM                                                                                                                                                       | FLASH                                                                                                                                                  | NVRAM                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| <ul> <li>Electrical Erasable ROM</li> <li>Endurance time 100.000 times</li> <li>Access byte by byte</li> <li>Expensive</li> <li>High cost per bit</li> </ul> | <ul> <li>Faster than EEPROM</li> <li>Endurance time 10.000</li> <li>Access sector by sector</li> <li>Low cost per bit</li> <li>High density</li> </ul> | <ul> <li>Consists of SRAM and battery</li> <li>Or Consists of SRAM and battery and EEPROM</li> </ul> |

### PROCESSOR DIFFERENT BUSES?

- Address bus: It is used to specify a physical address in the system memory where data is to be read from or written to
- Data bus: It carries the actual data being transferred between the processor and memory or between different components
- Control bus: It carries control signals that manage and coordinate the activities of the various components in the computer system, such as memory read/write signals, interrupt signals, and clock signals

### VON NEUMANN VS HARVARD ARCHITECTURE ?

- Von Neumann: in Von Neumann architecture the RAM and ROM and Input output all have the same section and connect to CPU by one bus set only (address bus, data bus, control bus) every one of them has a range of address to dealing with CPU and in this architecture the CPU can't deal with them at the same time
- Harvard: in Harvard architecture the RAM and ROM and Input output every one of them has a section and bus set to dealing with CPU and in this architecture the CPU can deal with them at the same time

### WHAT IS PIPELINE?

- A pipeline refers to a technique used in the processor architecture to improve the overall efficiency of instruction execution and can execute more than one instruction at the same cycle ( clock )
- (Fetch => Fetching the instruction from memory)
- ( Decode => Decoding the instruction to determine the operation to be performed )
- (Execute => Executing the operation specified by the instruction)

### **Features**

- High-performance, Low-power AVR® 8-bit Microcontroller
- Advanced RISC Architecture
  - 131 Powerful Instructions Most Single-clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 16 MIPS Throughput at 16 MHz
  - On-chip 2-cycle Multiplier
- Nonvolatile Program and Data Memories
  - 32K Bytes of In-System Self-Programmable Flash
    - Endurance: 10,000 Write/Erase Cycles
  - Optional Boot Code Section with Independent Lock Bits
    - In-System Programming by On-chip Boot Program
    - True Read-While-Write Operation
  - 1024 Bytes EEPROM
  - Endurance: 100,000 Write/Erase Cycles
  - 2K Byte Internal SRAM
  - Programming Lock for Software Security
- JTAG (IEEE std. 1149.1 Compliant) Interface
  - Boundary-scan Capabilities According to the JTAG Standard
  - Extensive On-chip Debug Support
- Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface
- Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescalers and Compare Modes
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Four PWM Channels
  - 8-channel, 10-bit ADC
    - 8 Single-ended Channels
    - 7 Differential Channels in TQFP Package Only
    - 2 Differential Channels with Programmable Gain at 1x, 10x, or 200x
  - Byte-oriented Two-wire Serial Interface
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
- Special Microcontroller Features
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated RC Oscillator
  - External and Internal Interrupt Sources
  - Six Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, Standby and Extended Standby
- I/O and Packages
  - 32 Programmable I/O Lines
  - 40-pin PDIP, 44-lead TQFP, and 44-pad MLF
- Operating Voltages
  - 2.7 5.5V for ATmega32L
  - 4.5 5.5V for ATmega32
- Speed Grades
  - 0 8 MHz for ATmega32L
  - 0 16 MHz for ATmega32
- Power Consumption at 1 MHz, 3V, 25°C for ATmega32L
  - Active: 1.1 mA
  - Idle Mode: 0.35 mA
  - Power-down Mode: < 1 μA



8-bit AVR®
Microcontroller
with 32K Bytes
In-System
Programmable
Flash

<mark>ATmega32</mark> ATmega32L

Preliminary



2503F-AVR-12/03